VLSI Design Group

Navigation

Search This Site

Publications

Export 60 results:
Author [ Title(Desc)] Type Year
Filters: Author is B. H. Calhoun  [Clear All Filters]
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 
1
A. Shrivastava, Roberts, N. E., Khan, O. U., Wentzloff, D. D., and Calhoun, B. H., โ€œA 10mV-Input Boost Converter with Inductor Peak Current Control and Zero Detection for Thermoelectric and Solar Energy Harvesting with 220mV Cold-Start and -14.5dBm, 915MHz RF Kick-Startโ€, IEEE Journal of Solid-State Circuits (JSSC), vol. 50, pp. 1820-1832, 2015.
A. Shrivastava, Wentzloff, D., and Calhoun, B. H., โ€œA 10mV-Input Boost Converter with Inductor Peak Current Control and Zero Detection for Thermoelectric Energy Harvestingโ€, in IEEE Custom Integrated Circuits Conference (CICC), 2014.
A. Shrivastava, Ramadass, Y. K., Khanna, S., Bartling, S., and Calhoun, B. H., โ€œA 1.2ฮผW SIMO Energy Harvesting and Power Management Unit with Constant Peak Inductor Current Control Achieving 83-92% Efficiency Across Wide Input and Output Voltagesโ€, in Symposium on VLSI Circuits, 2014.
Y. Huang, Shrivastava, A., and Calhoun, B. H., โ€œA 145mV to 1.2V Single Ended Level Converter Circuit for Ultra-Low Power Low Voltage ICsโ€, in IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2015.
A. Shrivastava, Akella, D., and Calhoun, B. H., โ€œA 1.5nW, 32.768kHz XTAL Oscillator Operational from 0.3V Supplyโ€, IEEE Journal of Solid-State Circuits (JSSC), vol. 51, 2016.
A
J. F. Ryan, Khanna, S., and Calhoun, B. H., โ€œAn Analytical Model for Performance Yield of Nanoscale SRAM Accounting for the Sense Amplifier Strobe Signalโ€, in Internation Symposium on Lower Power Electronics and Design (ISLPED), 2011.
J. Wang, Nalam, S., and Calhoun, B. H., โ€œAnalyzing Static and Dynamic Write Margin for Nanometer SRAMsโ€, in International Symposium on Low Power Electronics and Design, 2008, pp. 129-134.
J. Boley, Wang, J., and Calhoun, B. H., โ€œAnalyzing Sub-Threshold Bitcell Topologies and the Effects of Assist Methods on SRAM VMINโ€, Journal of Low Power Electronics and Applications (JLPEA), vol. 2, p. 12, 2012.
J. Boley, Wang, J., and Calhoun, B. H., โ€œAnalyzing Sub-Threshold Bitcell Topologies and the Effects of Assist Methods on SRAM Vminโ€, Journal of Low Power Electronics and Applications, 2012.
J. Boley, Calhoun, B. H., and Wang, J., โ€œAnalyzing Subthreshold Bitcell Topologies and the Effects of Assist Methods on SRAM Vminโ€. 2011.
S. Nalam, Chandra, V., Pietrzyk, C., Aitken, R. C., and Calhoun, B. H., โ€œAsymmetric 6T SRAM with Two-phase Write and Split Bitline Differential Sensing for Low Voltage Operationโ€, in ISQED, 2010, pp. 139-146.
S. Nalam and Calhoun, B. H., โ€œAsymmetric Sizing in a 45nm 5T SRAM to Improve Read Stability over 6Tโ€, in CICC, 2009, pp. 709-712.

Pages