VLSI Design Group

Navigation

Search This Site

Publications

Export 250 results:
[ Author(Asc)] Title Type Year
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 
L
S. Li, Roy, A., and Calhoun, B. H., โ€œA Piezoelectric Energy-Harvesting System with Parallel-SSHI Rectifier and Integrated MPPT Achieving 417% Energy-Extraction Improvement and 97% Tracking Efficiencyโ€, in 2019 Symposium on VLSI Circuits, Kyoto, Japan, 2019.
S. Li and Calhoun, B. H., โ€œSub-microAmp Energy Harvesting and Power Management Units for Self-Powered IoT SoCs: Analog vs. Digital Implementationsโ€, in 2020 IEEE Custom Integrated Circuits Conference (CICC), (invited paper), 2020.
S. Li and Calhoun, B. H., โ€œA 745pA Hybrid Asynchronous Binary-Searching and Synchronous Linear-Searching Digital LDO with 3.8ร—105 Dynamic Load Range, 99.99% Current Efficiency, and 2mV Output Voltage Rippleโ€, in IEEE International Solid- State Circuits Conference (ISSCC), San Francisco, CA, 2019.
S. Li, Liu, X., and Calhoun, B. H., โ€œA 956pW Switched-Capacitor Sub-Bandgap Reference with 0.44-to-3.3V Supply Range, -67dB PSRR, and 0.2% within-Wafer Inaccuracy for Nanowatt IoT Systemsโ€, in 2022 IEEE European Solid-State Circuits Conference (ESSCIRC), 2022.
S. Li, Roy, A., and Calhoun, B. H., โ€œA Piezoelectric Energy-Harvesting System with Parallel-SSHI Rectifier and Integrated Maximum-Power-Point Trackingโ€, IEEE Solid-State Circuits Letters (SSCL), Special Issue on VLSI (invited paper), 2019.
K
A. Kosari, Breiholz, J., Liu, N. X., Calhoun, B. H., and Wentzloff, D. D., โ€œA 0.5 V 68 nW ECG Monitoring Analog Front-End for Arrhythmia Diagnosisโ€, Journal of Low Power Electronics and Applications (JLPEA), 2018.
A. Klinefelter, Roberts, N., Shakhsheer, Y., Gonzalez, P., Shrivastava, A., Roy, A., Craig, K., Faisal, M., Boley, J., Oh, S., Zhang, Y., Akella, D., Wentzloff, D. D., and Calhoun, B., โ€œA 6.45 ฮผW Self-Powered IoT SoC with Integrated Energy-Harvesting Power Management and ULP Asymmetric Radiosโ€, in ISSCC, San Francisco, CA, 2015.
A. Klinefelter, Zhang, Y., Otis, B., and Calhoun, B. H., โ€œA Programmable 34 nW/Channel Sub-Threshold Signal Band Power Extractor on a Body Sensor Node SoCโ€, Circuits and Systems II: Express Briefs, IEEE Transactions on, vol. 59, p. 941, 2012.
A. Klinefelter and Calhoun, B. H., โ€œA Reduced-Memory FIR Filter Using Approximate Coefficients for Ultra-Low Power SoCsโ€, in S3S Conference, Monterey, CA, 2014.
A. Klinefelter, Ryan, J., Tschanz, J., and Calhoun, B. H., โ€œError-Energy Analysis of Hardware Logarithmic Approximation Methods for Low Power Applicationsโ€, in International Symposium on Circuits and Systems (ISCAS), 2015.
A. M. Klinefelter and Calhoun, B. H., โ€œA Programmable Multi-channel Sub-threshold FIR Filter for a Body Area Sensor Nodeโ€. 2011.
S. Khanna and Calhoun, B. H., โ€œSerial Sub-threshold Circuits for Ultra-Low-Power Systemsโ€, in International Symposium on Low Power Electronics and Design, 2009.
S. Khanna, Craig, K., Shakhsheer, Y., Arrabi, S., Lach, J., and Calhoun, B., โ€œStepped Supply Voltage Switching for Energy Constrained Systemsโ€, in ISQED, 2011.
S. Khanna, Nalam, S. V., and Calhoun, B. H., โ€œPipelined Non-Strobed Sensing Scheme for Lowering BL Swing in Nano-scale Memoriesโ€, in VLSI Design Conference, 2014.
S. Kamineni, Sharma, A., Harjani, R., Sapatnekar, S. S., and Calhoun, B. H., โ€œAuxcellGen: A Framework for Autonomous Generation of Analog and Memory Unit Cellsโ€, in Design, Automation and Test in Europe Conference (DATE), 2023, 2023.PDF icon AuxcellGen-A Framework for Autonomous Generation of Analog and Memory Unit Cells.pdf (3.37 MB)
S. Kamineni, Gupta, S., and Calhoun, B. H., โ€œMemGen: An Open-Source Framework for Autonomous Generation of Memory Macrosโ€, in IEEE Custom Integrated Circuits Conference (CICC), 2021.PDF icon kamineni2021.pdf (9.26 MB)
A. D. Kamakshi, Shrivastava, A., and Calhoun, B. H., โ€œA 0.2 V, 23 nW CMOS Temperature Sensor for Ultra-Low-Power IoT Applicationsโ€, J. Low Power Electron. Appl. (JLPEA), vol. 6, 2016.
D. Kamakshi, Fojtik, M., Khailany, B., Kudva, S., Zhou, Y., and Calhoun, B. H., โ€œModeling and Analysis of Power Supply Noise Tolerance with Fine-grained GALS Adaptive Clocksโ€, in ASYNC, 2016.
D. Akella Kamakshi, Guo, X., Patel, H. N., Stan, M. R., and Calhoun, B. H., โ€œA post-silicon hold time closure technique using data-path tunable-buffers for variation-tolerance in sub-threshold designsโ€, in 19th International Symposium on Quality Electronic Design (ISQED), 2018.

Pages