Publications
Export 26 results:
[ Author
Filters: Author is Benton H. Calhoun [Clear All Filters]
Design Principles for Digital CMOS Integrated Circuit Design. NTS Press, 2012.
, βA Sub-Threshold FPGA: Energy-Efficient Reconfigurable Logicβ, in GOMAC Tech, 2011.
, βBody Sensor Networks: A Holistic Approach From Silicon to Usersβ, IEEE Proceedings, 2011.
, βCan Subthreshold and Near-Threshold Circuits Go Mainstream?β, IEEE Micro, vol. 30, pp. 80-85, 2010.
, βSystem Design Principles Combining Sub-threshold Circuits and Architectures with Energy Scavening Mechanismsβ, in International Symposium on Circuits and Systems (ISCAS), Paris, France, 2010, pp. 269-272.
, βFlexible Circuits and Architectures for Ultra Low Powerβ, Proceedings of the IEEE, vol. 98, pp. 267-282, 2010.
, βSub-threshold Operation and Cross-Hierarchy Design for Ultra Low Power Wearable Sensorsβ, in International Symposium on Circuits and Systems, 2009.
, βOptimizing Power @ Design Time β Memoryβ, in Low Power Design Essentials, 2009.
, βOptimizing Power @ Standby β Memoryβ, in Low Power Design Essentials, 2009.
, βDigital Circuit Design Challenges and Opportunities in the Era of Nanoscale CMOSβ, Proceedings of the IEEE (Special Issue on Integrated Electronics: Beyond Mooreβs Law), vol. 96, pp. 343-365, 2008.
, βA 256kb 65nm Sub-threshold SRAM Design for Ultra-low Voltage Operationβ, IEEE Journal of Solid-State Circuits (JSSC), vol. 42, pp. 680-688, 2007.
, βSub-threshold Design: The Challenges of Minimizing Circuit Energyβ, in International Symposium on Low Power Electronics and Design (ISLPED), 2006, pp. 366-368.
, βStatic Noise Margin Variation for Sub-threshold SRAM in 65nm CMOSβ, IEEE Journal of Solid-State Circuits (JSSC), vol. 41, pp. 1673-1679, 2006.
, βA 256kb Sub-threshold SRAM in 65nm CMOSβ, presented at the 02/2006, IEEE International Solid-State Circuits Conference, 2006, pp. 628-629.
, βUltra-Dynamic Voltage Scaling (UDVS) Using Sub-threshold Operation and Local Voltage Ditheringβ, IEEE Journal of Solid-State Circuits (JSSC), vol. 41, pp. 238-245, 2006.
, βLow Energy Digital Circuit Designβ, in AmIware: Hardware Drivers of Ambient Intelligence, Springer, 2006.
, βPower Gating and Dynamic Voltage Scalingβ, in Leakage in Nanometer Technologies, Springer, 2006, pp. 41-75.
, βAnalyzing Static Noise Margin for Sub-threshold SRAM in 65nm CMOSβ, in European Solid-State Circuits Conference, 2005, pp. 363-366.
, βModeling and Sizing for Minimum Energy Operation in Sub-threshold Circuitsβ, IEEE Journal of Solid-State Circuits (JSSC), vol. 40, pp. 1778-1786, 2005.
, βDesign Considerations for Ultra-low Energy Wireless Microsensor Nodesβ, IEEE Transactions on Computers, vol. 54, pp. 727-740, 2005.
, βUltra-Dynamic Voltage Scaling Using Sub-threshold Operation and Local Voltage Dithering in 90nm CMOSβ, in International Solid State Circuits Conference (ISSCC), 2005, pp. 300-301.
, βDevice Sizing for Minimum Energy Operation in Subthreshold Circuitsβ, in Custom Integrated Circuits Conference (CICC), 2004, pp. 95-98.
, βStandby Power Reduction Using Dynamic Voltage Scaling and Flip-Flop Structuresβ, IEEE Journal of Solid-State Circuits (JSSC), vol. 39, pp. 1504-1511, 2004.
, βCharacterizing and Modeling Minimum Energy Operation for Subthreshold Circuitsβ, in International Symposium on Low Power Electronics and Design, 2004, pp. 90-95.
, βA Leakage Reduction Methodology for Distributed MTCMOSβ, IEEE Journal of Solid-State Circuits (JSSC), vol. 39, pp. 818-826, 2004.
,