VLSI Design Group

Navigation

Search This Site

Publications

Export 258 results:
Author [ Title(Desc)] Type Year
Filters: Filter is   [Clear All Filters]
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 
A
J. Boley, Calhoun, B. H., and Wang, J., โ€œAnalyzing Subthreshold Bitcell Topologies and the Effects of Assist Methods on SRAM Vminโ€. 2011.
H. L. Bishop, Wang, P., and Calhoun, B. H., โ€œApplication-Driven Model of a PPG Sensing Modality for the Informed Design of Self-Powered, Wearable Healthcare Systemsโ€, in 2020 IEEE International Symposium on Circuits and Systems (ISCAS), 2020.
S. Nalam, Chandra, V., Pietrzyk, C., Aitken, R. C., and Calhoun, B. H., โ€œAsymmetric 6T SRAM with Two-phase Write and Split Bitline Differential Sensing for Low Voltage Operationโ€, in ISQED, 2010, pp. 139-146.
S. Nalam and Calhoun, B. H., โ€œAsymmetric Sizing in a 45nm 5T SRAM to Improve Read Stability over 6Tโ€, in CICC, 2009, pp. 709-712.
S. Z. Ahmed, Tan, Y., Truesdell, D. S., and Ghosh, A., โ€œAuger Effect Limited Performance in Tunnel Field Effect Transistorsโ€, in 5th Berkeley Symposium on Energy Efficient Electronics & Steep Transistors Workshop, Berkeley, CA, 2017.
S. Kamineni, Sharma, A., Harjani, R., Sapatnekar, S. S., and Calhoun, B. H., โ€œAuxcellGen: A Framework for Autonomous Generation of Analog and Memory Unit Cellsโ€, in Design, Automation and Test in Europe Conference (DATE), 2023, 2023.PDF icon AuxcellGen-A Framework for Autonomous Generation of Analog and Memory Unit Cells.pdf (3.37 MB)
B
Y. Zhang, Zhang, F., Shakhsheer, Y., Silver, J. D., Klinefelter, A., Nagaraju, M., Boley, J., Pandey, J., Shrivastava, A., Carlson, E. J., Wood, A., Calhoun, B. H., and Otis, B. P., โ€œA Batteryless 19 uW MICS/ISM-Band Energy Harvesting Body Sensor Node SoC for ExG Applicationsโ€, Journal of Solid State Circuits, vol. 48, pp. 199-213, 2013.
F. Zhang, Zhang, Y., Silver, J., Shakhsheer, Y., Nagaraju, M., Klinefelter, A., Pandey, J., Boley, J., Carlson, E., Shrivastava, A., Otis, B., and Calhoun, B., โ€œA Batteryless 19uW MICS/ISM-Band Energy Harvesting Body Area Sensor Node SoCโ€, in ISSCC, San Francisco, 2012.
F. Yahya, Lukas, C. J., Breiholz, J., Roy, A., Patel, H. N., Liu, N. X., Chen, X., Kosari, A., Li, S., Akella, D., Ayorinde, O., Wentzloff, D. D., and Calhoun, B. H., โ€œA battery-less 507nW SoC with integrated platform power manager and SiP interfacesโ€, in 2017 Symposium on VLSI Circuits, Kyoto, Japan, 2017.
W. C. Eberhardt, Shakhsheer, Y. A., and Calhoun, B. H., โ€œA Bio-Inspired Artificial Whisker for Fluid Motion Sensing with Increased Sensitivity and Reliabilityโ€, in IEEE Sensors, Limrick, Ireland, 2011.
M. A. Hanson, Jr, H. C. Powell, Barth, A. T., Ringgenberg, K., Calhoun, B. H., Aylor, J. H., and Lach, J., โ€œBody Area Sensor Networks: Challenges and Opportunitiesโ€, Computer, vol. 42, pp. 58โ€“65, 2009.
B. H. Calhoun, Lach, J., Stankovic, J., Wentzloff, D. D., Whitehouse, K., Barth, A., Brown, J. K., Li, Q., Oh, S., Roberts, N., and Zhang, Y., โ€œBody Sensor Networks: A Holistic Approach From Silicon to Usersโ€, IEEE Proceedings, 2011.
C
B. H. Calhoun and Brooks, D., โ€œCan Subthreshold and Near-Threshold Circuits Go Mainstream?โ€, IEEE Micro, vol. 30, pp. 80-85, 2010.
J. Wang and Calhoun, B. H., โ€œCanary Replica Feedback for Near-DRV Standby VDD Scaling in a 90nm SRAMโ€, in Custom Integrated Circuits Conference (CICC), 2007, pp. 29-32.
J. B. Stocking, Eberhardt, W. C., Shakhsheer, Y. A., Paulus, J. R., Appleby, M., and Calhoun, B. H., โ€œA Capacitance-Based Whisker-like Artificial Sensor for Fluid Motion Sensingโ€, in IEEE Sensors, 2010.
D. S. Truesdell and Calhoun, B. H., โ€œChannel Length Sizing for Power Minimization in Leakage-Dominated Digital Circuitsโ€, in IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2018.
A. Agrawal, Liu, X., Truesdell, D. S., and Calhoun, B. H., โ€œCharacterization of Stacked PV Cell Configurations in a Deep N-Well 65nm CMOS Technologyโ€, in 2025 IEEE International Symposium on Circuits and Systems (ISCAS), In Press.
B. H. Calhoun and Chandrakasan, A., โ€œCharacterizing and Modeling Minimum Energy Operation for Subthreshold Circuitsโ€, in International Symposium on Low Power Electronics and Design, 2004, pp. 90-95.
A. Shrivastava, Lach, J., and Calhoun, B., โ€œA Charge Pump Based Receiver Circuit for a Voltage Scaled Interconnectโ€, in International Symposium on Low Power Electronics and Design, 2012.
F. B. Yahya, Patel, H. N., Chandra, V., and Calhoun, B. H., โ€œCombining SRAM Read/Write Assist Techniques for Near/Sub-Threshold Voltage Operationโ€, in 6th Asia Symposium on Quality Electronic Design (ASQED 2015), Kuala Lumpur, Malaysia, 2015.
S. Z. Ahmed, Truesdell, D. S., Tan, Y., Calhoun, B. H., and Ghosh, A. W., โ€œA comprehensive analysis of Auger generation impacted planar Tunnel FETsโ€, Solid-State Electronics, 2020.
Y. Zhang and Calhoun, B. H., โ€œThe Cost of Fixing Hold Time Violations in Sub-threshold Circuitsโ€. 2011.
B. H. Meyer, Calhoun, B. H., Lach, J. C., and Skadron, K., โ€œCost-effective Safety and Fault Localization using Distributed Temporal Redundancyโ€, CASES. 2011.
A. Alghaihab, Chen, X., Shi, Y., Truesdell, D. S., Calhoun, B. H., and Wentzloff, D. D., โ€œA Crystal-Less BLE Transmitter with -86dBm Frequency-Hopping Back-Channel WRX and Over-the-Air Clock Recovery from a GFSK-Modulated BLE Packetโ€, in 2020 IEEE International Solid-State Circuits Conference (ISSCC), 2020.
X. Chen, Alghaihab, A., Shi, Y., Truesdell, D. S., Calhoun, B. H., and Wentzloff, D. D., โ€œA Crystal-Less BLE Transmitter with Clock Recovery from GFSK-Modulated BLE Packetsโ€, IEEE Journal of Solid-State Circuits, 2021.

Pages